Commbranded Lusgi (CAD) of designi Circults -\*Computer-aided design is the use of Computer to aid Creation Circults aid Creatins, modeficalin, anarysis, or Optimization Optimizelin of a design such as a work of it has - C- M 'a It has a software to perform this took. \* The GAD Softwere is was to uncrease the moderation. productivity of the designer, Improve the grality of the design, Improve communications through dolumentatin, and to create a dalt base for monufacturinis. monufacturing. \* (A) out puts is often - from y electronice files for print; machining or other monufacturing operations \* (A) tools used for a particular tacks are (1) deorgin enfoy (ii) Sunnbelin. (iii) Synthesis and Optimizalin (v) Physical desegn MAHV is JOST CAD & JENL! Tool-provide a Collection of Symbol Wat represent gates of various types with deferent imputs and output A library of VADL, a bogic expression of Called a Surple assignment Statement.

CLE 233

What is bygic covering design?

These are basic organization of the Circuity of a digital computer conspirates which are made compound Compound Called togic gates, which are made up of interpreted circuits that receive an impute Signal, process it, and change it into an output Signal.

What is bogic Corent in Computy?

Computer offer chain bogic-gate together, by thing the output from one gate and Wing it as the impute to another gate we call that a logic Circuit. Circuit enables Computers to do more Complex operations then they could also inplied with Just a single gate. Less A diagram where two inputs A and B go into an AND gate on Bhomy Seland



How is begin circuits used in the component.
Components Uses begin setes to transform the Is
and Os from unjoint works. A begin sete accepts inputs
and contemps a result based on the State.

What are constraints in VHD1? Global Constraints include period constraints for each Clock (P.ERIOD), Set up tries for each Input (OFF SEZIN), and Clock-to Clock. Constraints for each ont put (off SEZOUT). You an enter trising worstraints wang the Create timing construits process in project Nevyahr. What is logic Systelliers in VHD(? - 15 a proten mi which a profilm is used to antonatically convert a high-level texturel representing of a design (specified longon
Hose at the register registers and Brolom
Lin i (in) into equivalent registers and Brolean equation

Scanned with CamScanner

## CPE 522 (B) part 2

Synthesis bols.

The fast y a synthesis tool is to one type a VAIDL bohat is Synthesis tool? deserption and inforwart hardware elements are tapresented and how they ene connected. A tool Conny inter honderend from any arts travely britten VHM model. Instead, we need to write models ma Synthesis style that I recognized by ported.

What is VHOL Synthesis?

Synthesis is a process whose a VHDL is Compiled and mapped into on implementations technology such as an FPGA & on ASIC. Not all constructs in VHOL are Snetiste for Synthesis. For example, most constructs Most explicitly deal with timing such as west for 10 ns; one not Syntheeizable despite blenj valid for Simulshing

How does a Synthesis tool work?

In lompeter engineering, west Synthesis is a proling by which an abstract Sperfaction of desired circuit behavior, typically at register transfer level (RTL), is turned into a design implementation in terms of logice gety, typically by a Computer proform called a Synthesis look.

part 2 11/ Synthesis Optimize tim Wing VHDL

the Optengation Com Se propried at the Code level or during the synthesis. The fally optimized design is that which has met the aroxemo timing requirements. The optimization at the RTL level Can be achieved by modefying the code to meet the intensed functionally

mapping is VHDL?

Modules communicate with the outside world Through the entity. Port map is the part of the motific instantiation where you declark which local synoils the module's imputs and outputs SHU Le connected 60:

if VHOL module created for rewring in a similarity usually has no input or output Signis G.

What are the Uskries in VHOL?

V HOL Wraries allow you to store commonly used Packages and entities ingt you can use in VHOL filer. (À VHOL package fle Conterns Common design elements Wiff you con ux in the VHOR file source files that norbe up your design "- Wast softet lisrary = VHO(! The IEEE 1164 8 kmard (Multiralme Logue System for 140) Model-Interopersulty) is a technical Standard pushshed by the IEEE in 1993, it algorises the defendant of logic Values to be these a electronic design automating for

## What 3 VHDL design?

VHDL Stands for very high-speed integrated Circuit hondwerd description longuage. It is a programming longuage used to model a digital Sistem in dots flow, be havioral and structural Style of modelling. This longuage was first himduced in 1981 for the department of defense (Doi linear the VHSIC program.

CPE522 What do you mean by top down obsign? lop down is a programming style, the main-Stay I bedetimal procedural longrages, in which design begins by Specifying Complex prices and then dividing Them into successively small pieces. In a bottom-up approach, the individual sase elements of the system are first specified in great defail. What is top-down and Lottom up approach in VHOL? These traditional bottom-up designs are used to develop nen Structural, hierarchical design nethods: lop-Dorn Design. The desired design Style of all designs is the top-down design as it effers advantages like early testing, easy change of different technologies a Structured system designer. c.?. lopdown approach (also known as stepwise desyn) is assenti ally the breaking down of a system to gain onsight into the sons systems that make it up. In a top-down approach an overled of the System a formulated, Specifying but not detailing any first-level sussystems. Each subsystem es then refined in yet greater defail sometime à nany additional Sussystem levels, Until the entire Specification is reduced to sase elements. Once these save elements Once they are built we can put them together, hadeing the enfire Sysken from these moioronal Components.

A top -down sproach (also known as Stephense design and step wise refinement and in some Goes wed as 9 synonym of decomposition) is essentially the breaking. Sub-systems in a reverse engineering fishion. In 9 lated specifying but not detailing, any first-level Fuch subsystems. Sub-systems is the not detailing, any first-level Subsystems. In the systems. Enclosed specifying but not detailing, any first-level Subsystems. There alterially any first-level Sometimes is many additional subsystem levels, untit

Sometimes in many additional in yet greater detail, sometimes in many additional insystem levels, until the entrice specifical is reduced to base elements. Once their lessess elements are recognised their we am build there as computer modules. Once they are built we can put them together, making the entrie system from these more dual composents.

At Tot-down dergi-ni which designi begins by Specify my Complex preces and then dwrding them into succe es welly smaller preces.

(8,

Most is Sunulation and why it is used? Simulation Modeling Solves real-arrival problems Sifely and efficiently. It provides an improbant Method ganorlysis which is easily verified, Communicated, and understood. Unlike physical modeling such as morleing a Stale Copy of a Sulching sunntaling modeling 15 Computer served and walls algorithms and What is Simulation example A Comprebe sundations (or Sun') of an attempt to model a real-life or hypothetical Situations on 91 Compubr so that of Com se Andreid to see how the System works, A good ergmple of the Usefulness of Hong Compuber to Simulate Con be found in the field y refund triffic Simulation' What is Sundalmi and its types. Simulator Types: A Simulator & a device, Computer bushin or sistem that brefrend simplifies. A Sundetion is a method for implementing a (9)



What are formal verification techniques? Formal Verificaling goftwere profring modules proving that a proform Satisfier a formal specifica two welends of Uto Schovier. Sugareas of formal Veryleatins include deductive verification, alstrot Interpretation, automated theorem proving, typic Systems, and lightweight formed methods, holy thornal verification is important? Formal Verification takes the guesswork out of this, empelementes the risk of bags in the solicion. There give the took a formal by SUS to reason about the design, and to wentify violations that signify What 5 megnt by fromal verificalin? In the Context of honderend and Software system, toomal verflahi 5 the net of proving or dis proving the correctness of intended algorithms underlying a System with respect to a botani fromal specifical or property, using formal methods of mathematics, formal verification is essentially concerned with contifying the correctness of handware and software design operations. Because verification uses formal mathematical proofs, a Suitable mathematical moder of the design must be created.

## CNE 522

## What as RTL Coding in VHDL?

RTL is an acronym for regular transfor level. This implies that your MIDL code describes how data of transformed as it is proved from register to resister. The transforming of data is performed by the Combinational logic want except setween the registers. What is RTL code example?

Modulinstances are also example of Synthes yealle 27L Statements.

How do you write RIL?

In a right to left, top-to-bottom script (commonly Shrotened to the right to left or abbreviated)

RTL); writing stert from the right of the page

and continues to the left, processing from top to

bottom for new lines.

How do we Code VHDL?

The are the following three ways

(1) Entity! The Entity is used to specify the input and Output posts of the Cercuit

.2. Architecture: Architecture is the actual descript ion of design, which is used to describe how the Circuit operates'

3, Confesoration.

(12)

The Simulature Speed Cor the Simulation ratio 15 has fot ROLODK Simulates a real motion. A Sunneshi ratio of I means that a movement that takes A second on a real robot will take I Second to Simulate. That means that a profrem that takes 5 seconds to execute on the real rossof et uni se sunnlated in 1 Second. What is Simulating run time? The flow of time is only sefween went and is allowed to progress drong an event, but only befreen events. In feet, the sunnlar this is always equal to the time at which the current Does time scale affect Simulation runtine? The time seale compiler directive specifies the defalt time unit and precision to all design element that follows this directive. It does not speed up will have no ellect in the Changing the time scale will have no effect on the simulation speed. Hon &o I oun Simulation foots? The typs to make your Simulation frotis. 1. Voctorise the program. 2. Profile the program to wentify the trouble Spots.

3. Allocate sorrays that and Used ni a loop. It heduce the Size of the parameter good 5. Reduce the number of Sunnlahms. b Distorbute undependent Computation.